## LOW-V OLTAGE QU ADRUPLE FET BUS SWITCH

## - DESCRIPTION

The U74CBTLV3125 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable ( $\overline{\mathrm{OE}}$ ) input is high.

The device is fully specified for partial-power-down applications using $l_{\text {off. }}$ The $l_{\text {off }}$ feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down, $\overline{\mathrm{OE}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

## - FEATURES

* 5- $\Omega$ Switch Connection Between Two Ports
* Standard '125-Type Pinout
* Isolation Under Power-Off Conditions

■ ORDERING INFORMATION

| Ordering Number |  | Package | Packing |
| :---: | :---: | :---: | :---: |
| Lead Free | Halogen Free |  |  |
| U74CBTLV3125L-P14-T | U74CBTLV3125G-P14-T | TSSOP-14 | Tube |
| U74CBTLV3125L-P14-R | U74CBTLV3125G-P14-R | TSSOP-14 | Tape Reel |


(1) T: Tube, R: Tape Reel
(2) P14: TSSOP-14
(3) L: Lead Free, G: Halogen Free

- PIN CONFIGURATION

- FUNCTION TABLE (each bus switch)

| INPUT $\overline{\mathrm{OE}}$ | FUNCTION |
| :---: | :---: |
| L | A port = B port |
| $H$ | Disconnect |

- LOGIC DIAGRAM (positive logic)

- SIMPLIFIED SCHEMATIC(each FET switch)

- ABSOLUTE MAXIMUM RATING (unless otherwise specified)(Note 1)

| PARAMETER | SYMBOL | RATINGS | UNIT |
| :--- | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\text {CC }}$ | $-0.5 \sim 4.6$ | V |
| Input Voltage | $\mathrm{V}_{\mathrm{I}}$ | $-0.5 \sim 4.6$ | V |
| Continuous channel current |  | 128 | mA |
| Input Clamp Current $\left(\mathrm{V}_{\text {IIO }}<0\right)$ | $\mathrm{I}_{\text {IK }}$ | -50 | mA |
| Storage Temperature | $\mathrm{T}_{\text {STG }}$ | $-65 \sim+150$ | ${ }^{\circ} \mathrm{C}$ |

Note 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The package thermal impedance is calculated in accordance with JESD 51.

■ THERMAL DATA

| PARAMETER | SYMBOL | RATINGS | UNIT |
| :---: | :---: | :---: | :---: |
| Junction to Ambient | $\theta_{\text {JA }}$ | 113 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## - RECOMMENDED OPERATING COMDITIONS

| PARAMETER | SYMBOL |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\text {cc }}$ |  | 2.3 |  | 3.6 | V |
| High-control input voltage | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{cc}}=2.3 \mathrm{~V} \sim 2.7 \mathrm{~V}$ | 1.7 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V} \sim 3.6 \mathrm{~V}$ | 2 |  |  |  |
| Low-control input voltage | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {cc }}=2.3 \mathrm{~V} \sim 2.7 \mathrm{~V}$ |  |  | 0.7 | V |
|  |  | $\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V} \sim 3.6 \mathrm{~V}$ |  |  | 0.8 |  |
| Operating Temperature | $\mathrm{T}_{\text {A }}$ |  | -40 |  | -85 | ${ }^{\circ} \mathrm{C}$ |

Note: All unused control inputs of the device must be held at $\mathrm{V}_{\mathrm{cc}}$ or GND to ensure proper device operation.

- STATIC CHARACTERISTICS

| PARAMETER | SYMBOL | TEST CONDITIONS |  |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Input Diode Voltage | $\mathrm{V}_{\mathrm{IK}}$ | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{I}}=-18 \mathrm{~mA}$ |  |  |  |  | -1.2 | V |
| Input Leakage Current | 1 | $\mathrm{V}_{\mathrm{cc}}=3.6 \mathrm{~V}, \mathrm{~V}_{1}=\mathrm{V}_{\mathrm{cc}}$ or GND |  |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Power off Leakage Carrent | $l_{\text {off }}$ | $\mathrm{V}_{\mathrm{cc}}=0, \mathrm{~V}_{1}$ or $\mathrm{V}_{\mathrm{O}}=0$ to 4.5 V |  |  |  |  | 10 | $\mu \mathrm{A}$ |
| Quiosceut Supply Current | $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{cc}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}}=\mathrm{V}_{\mathrm{cc}}$ or $\mathrm{GND}, \mathrm{I}_{\mathrm{O}}=0$ |  |  |  |  | 10 | $\mu \mathrm{A}$ |
| Additional  <br> Quiescent Supply <br> Current Control inputs | $\Delta \mathrm{l}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{cc}}=3.6 \mathrm{~V}$, One input at 3 V , Other inputs at $\mathrm{V}_{\mathrm{cc}}$ or GND |  |  |  |  | 300 | $\mu \mathrm{A}$ |
| Control input Capacitance | $\mathrm{C}_{1}$ | $\mathrm{V}_{0}=3 \mathrm{~V}$ or 0 |  |  |  | 2.5 |  | pF |
| I/O Capacitance (OFF) | $\mathrm{C}_{\text {IO(OFF) }}$ | $\mathrm{V}_{0}=3 \mathrm{~V}$ or $0, \mathrm{OE}=\mathrm{GND}$ |  |  |  | 7 |  | pF |
| Resistor between two ports | Ron | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V} \\ & \text { TYP at } \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \end{aligned}$ |  | $\mathrm{l}_{1}=64 \mathrm{~mA}$ |  | 5 | 8 | $\Omega$ |
|  |  |  |  | $\mathrm{l}_{1}=24 \mathrm{~mA}$ |  | 5 | 8 |  |
|  |  |  | $\mathrm{V}_{1}=1.7 \mathrm{~V}$ | $\mathrm{l}_{1}=-15 \mathrm{~mA}$ |  | 27 | 40 |  |
|  |  | $\mathrm{V}_{\mathrm{cc}}=3 \mathrm{~V}$ |  | $\mathrm{l}_{1}=64 \mathrm{~mA}$ |  | 5 | 7 |  |
|  |  |  |  | $\mathrm{I}_{1}=24 \mathrm{~mA}$ |  | 5 | 7 |  |
|  |  |  | $\mathrm{N}_{1}=2.4 \mathrm{~V}$ | $\mathrm{I}_{1}=-15 \mathrm{~mA}$ |  | 10 | 15 |  |

Note: All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

## - DYNAMIC CHARACTERISTICS

See Fig. 1 and Fig. 2 for test circuit and waveforms.

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| From input (A or B ) to output ( B or A ) | $\mathrm{t}_{\mathrm{pd}}\left(\mathrm{t}_{\text {PLL }} / \mathrm{t}_{\text {PHL }}\right)$ | $\mathrm{V}_{\text {cc }}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ |  |  | 0.35 | ns |
|  |  | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  |  | 0.25 |  |
| From input (OE) to output (A or B) | $t_{\text {en }}\left(t_{\text {PzL }} / /_{\text {Pze }}\right)$ | $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 2 |  | 4.6 |  |
|  |  | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 2 |  | 4.4 | ns |
| From input (OE) to output (A or B) | $\mathrm{t}_{\text {dis }}\left(\mathrm{t}_{\text {PLZ }} / \mathrm{t}_{\text {PHZ }}\right)$ | $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | 1.1 |  | 3.9 |  |
|  |  | $\mathrm{V}_{\mathrm{cc}}=3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.0 |  | 4.2 |  |

■ TEST CIRCUIT AND WAVEFORMS


Note: $C_{L}$ includes probe and jig capacitance.
$t_{\text {PLZ }}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
$t_{\text {PzL }}$ and $t_{\text {PzH }}$ are the same as $t_{\text {en }}$.
$t_{\text {PLH }}$ and $t_{\text {PHL }}$ are the same as $t_{\text {PD }}$.
Fig. 1 Load circuitry for switching times.


PROPAGATION DELAY TIMES


Note: All input pulses are supplied by generators having the following characteristics:
$\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}} \leq 2 \mathrm{~ns} ; \mathrm{PRR} \leq 10 \mathrm{MHz} ; Z O=50 \Omega$.
Fig. 2 Propagation delay from input(A) to output(B) and Output transition time.

[^0]
[^0]:    UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice.

