

**UTC** UNISONIC TECHNOLOGIES CO., LTD

# 6621

Preliminary

# **RAM MAPPLING 32×4 LCD** CONTROLLER FOR I/O µC

# DESCRIPTION

The UTC 6621 is a 128 patterns (32×4), memory mapping, and multi-function LCD driver. Profit from its S/W configuration feature, the UTC 6621 is suitable for multiple LCD applications including LCD modules and display sub-systems, and only three or four lines are required for the interface between the UTC 6621 and its host controller. A power down command is introduced in the UTC 6621 to reduce power consumption.

#### **FEATURES**

- \* Operating voltage range: 2.4V~5.2V
- \* External 32.768kHz crystal or 256kHz frequency source input
- \* Built-in 256kHz RC oscillator
- \* Internal time base frequency sources
- \* Two selectable bias (1/2 or 1/3), and three selectable duty LCD applications (1/2 or 1/3 or 1/4).
- \* Two selectable buzzer frequencies (2kHz/4kHz)
- \* Power down command reduces power consumption
- \* Built-in time base generator and WDT
- \* Time base or WDT overflow output
- \* 32×4 LCD driver
- \* 8 kinds of time base/WDT clock sources
- \* Built-in 32×4 bit display RAM
- \* 3-wire serial interface
- \* Software configuration feature
- \* Internal LCD driving frequency source
- \* Data mode and command mode instructions
- \* VLCD pin for adjusting LCD operating voltage
- \* R/W address auto increment
- \* Three data accessing modes

# **ORDERING INFORMATION**

| Ordering Number | Package | Packing   |
|-----------------|---------|-----------|
| 6621G-D28-T     | DIP-28  | Tube      |
| 6621G-R48-T     | SSOP-48 | Tape Reel |

| 6621 <u>G</u> - <u>D28</u> - <u>T</u> |                                   |
|---------------------------------------|-----------------------------------|
| (1)Packing Type                       | (1) T: Tube, R: Tape Reel         |
| (2)Package Type                       | (2) D28: DIP-28, R48: SSOP-48     |
| (3)Green Package                      | (3) G: Halogen Free and Lead Free |
|                                       |                                   |



# MARKING

| PACKAGE | MARKING                                                                                                                                                                                                                                                                                                                                                         |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIP-28  | 28 27 28 27 27 29 29 29 29 29 29 29 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 <t< td=""></t<> |
| SSOP-48 | 1234567891011121314151617181612021222324   UTC<                                                                                                                                                                                                                                                                                                                 |

# **PIN CONFIGURATION**



DIP-28

SSOP-48



#### **PIN DESCRIPTION**

| PIN        | NO.        | 1/0 | PIN NAME             | DESCRIPTION                                                                                                                                                            |  |
|------------|------------|-----|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DIP-28     | SSOP-48    | I/O | PIN NAME DESCRIPTION |                                                                                                                                                                        |  |
| 1~3, 16~28 | 1~8, 25~48 | 0   | SEG0~SEG31           | LCD segment outputs                                                                                                                                                    |  |
| 4          | 9          | I   | CS                   | Chip selection input with pull-high resistor                                                                                                                           |  |
| 5          | 10         | I   | RD                   | READ clock input with pull-high resistor                                                                                                                               |  |
| 6          | 11         | I   | WR                   | WRITE clock input with pull-high resistor                                                                                                                              |  |
| 7          | 12         | I/O | DATA                 | Serial data input/output with pull-high resistor                                                                                                                       |  |
| 8          | 13         |     | V <sub>SS</sub>      | Negative power supply, ground                                                                                                                                          |  |
| 9          | 16         | I   | V <sub>LCD</sub>     | LCD power input                                                                                                                                                        |  |
| 10         | 17         |     | V <sub>DD</sub>      | Positive power supply                                                                                                                                                  |  |
| 11         | 18         | 0   | IRQ                  | Time base or WDT overflow flag, NMOS open drain output                                                                                                                 |  |
| 12         | 19         | 0   | BZ                   |                                                                                                                                                                        |  |
| -          | 20         | 0   | BZ                   | 2kHz or 4kHz tone frequency output pair                                                                                                                                |  |
| 13~15      | 21~24      | 0   | COM0~COM3            | LCD common outputs                                                                                                                                                     |  |
| -          | 14         | 0   | osco                 | The OSCI and OSCO pads are connected to a 32.768kHz crystal in order to generate a system clock. If the system clock comes from an external clock source, the external |  |
| -          | 15         | Ι   | OSCI                 | clock source should be connected to the OSCI pad. But i<br>on-chip RC oscillator is selected instead, the OSCI<br>OSCO pads can be left open.                          |  |



# BLOCK DIAGRAM



Preliminary

Note:  $\overline{CS}$  : Chip selection



#### **ABSOLUTE MAXIMUM RATING**

| PARAMETER             | SYMBOL           | RATINGS                                   | UNIT |
|-----------------------|------------------|-------------------------------------------|------|
| Supply Voltage        | V <sub>DD</sub>  | -0.3~5.5                                  | V    |
| Input Voltage         |                  | V <sub>SS</sub> -0.3~V <sub>DD</sub> +0.3 | V    |
| Operating Temperature | T <sub>OPR</sub> | -25~+75                                   | °C   |
| Storage Temperature   | T <sub>STG</sub> | -50~+125                                  | °C   |

Note: Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

#### **ELECTRICAL CHARACTERISTICS**

| D.C. Characteristics       |                  |                                                                                          |                         |            |             |            |          |
|----------------------------|------------------|------------------------------------------------------------------------------------------|-------------------------|------------|-------------|------------|----------|
| PARAMETER                  | SYMBOL           |                                                                                          | TEST CONDITIONS         | MIN        | TYP         | MAX        | UNIT     |
| Operating Voltage          | V <sub>DD</sub>  |                                                                                          |                         | 2.4        |             | 5.2        | V        |
| Operating Current          | I <sub>DD1</sub> | V <sub>DD</sub> =3V                                                                      | No Load/LCD ON          |            | 150         | 300        | μA       |
|                            | וטטי             | V <sub>DD</sub> =5V                                                                      | On-Chip RC Oscillator   |            | 300         | 600        | μA       |
|                            | I <sub>DD2</sub> | V <sub>DD</sub> =3V                                                                      | No Load/LCD ON          |            | 60          | 120        | μA       |
| Operating Current          | 1002             | V <sub>DD</sub> =5V                                                                      | Crystal Oscillator      |            | 120         | 240        | μA       |
| Operating Current          | I <sub>DD3</sub> | V <sub>DD</sub> =3V                                                                      | No Load/LCD ON          |            | 100         | 200        | μA       |
|                            | 5003             | V <sub>DD</sub> =5V                                                                      | External Clock Source   |            | 200         | 400        | μA       |
| Standby Current            | I <sub>STB</sub> | V <sub>DD</sub> =3V                                                                      | No Load Power Down Mode |            | 0.1         | 5          | μA       |
|                            | 1518             | V <sub>DD</sub> =5V                                                                      |                         |            | 0.3         | 10         | μA       |
| Input Low Voltage          | VIL              | V <sub>DD</sub> =3V                                                                      | DATA, WR, CS, RD        | 0          |             | 0.6        | V        |
| Input Low Voltage          | VIL              | V <sub>DD</sub> =5V                                                                      | DATA, WK, CS, KD        | 0          |             | 1.0        | V        |
| Input High Voltage         | VIH              | V <sub>DD</sub> =3V                                                                      | DATA, WR, CS, RD        | 2.4        |             | 3.0        | V        |
| input riigh voltage        | VIH              | V <sub>DD</sub> =5V                                                                      | DATA, WR, CS, RD        | 4.0        |             | 5.0        | V        |
| DATA, BZ, BZ, IRQ          | I <sub>OL1</sub> | $V_{DD}=3V, V_{OL}=0.3V$                                                                 |                         | 0.5<br>1.3 | 1.2         |            | mA       |
|                            |                  | V <sub>DD</sub> =5V, V <sub>OL</sub> =0.5V<br>V <sub>DD</sub> =3V, V <sub>OH</sub> =2.7V |                         | -0.4       | 2.6<br>-0.8 |            | mA<br>mA |
| DATA, BZ, BZ               | I <sub>OH1</sub> | V <sub>DD</sub> =5V, \                                                                   |                         | -0.9       | -1.8        |            | mA       |
| LCD Common Sink Current    | I <sub>OL2</sub> | $V_{DD}=3V, V_{DD}=3V, V_{DD}=5V$                                                        | •                       | 80         | 150<br>250  |            | μΑ       |
|                            |                  | V <sub>DD</sub> =5V, \<br>V <sub>DD</sub> =3V, \                                         | •                       | 150<br>-80 | -120        |            | μA<br>μA |
| LCD Common Source Current  | I <sub>OH2</sub> | V <sub>DD</sub> =5V, \                                                                   |                         | -120       | -200        |            | μA       |
| LCD Segment Sink Current   | I <sub>OL3</sub> | $V_{DD}=3V, V_{DD}=3V, V_{DD}=5V$                                                        |                         | 60         | 120<br>200  |            | μΑ       |
|                            | 1.               | V <sub>DD</sub> =5V, \<br>V <sub>DD</sub> =3V, \                                         |                         | 120<br>-40 | -70         |            | μA<br>μA |
| LCD Segment Source Current | I <sub>OH3</sub> | V <sub>DD</sub> =5V, \                                                                   |                         | -70        | -100        |            | μA       |
| Pull-High Resistor         | R <sub>PH</sub>  | $V_{DD}=3V$                                                                              | DATA, WR, CS, RD        | 40<br>30   | 80<br>60    | 150<br>100 | KΩ       |
|                            |                  | V <sub>DD</sub> =5V                                                                      |                         | 30         | 00          | 100        | KΩ       |



Preliminary

# LINEAR INTEGRATED CIRCUIT

#### **ELECTRICAL CHARACTERISTICS**

A.C. Characteristics

|                                                                   |                                | TEST CONDITIONS     |                    |      | TVD                     |     |      |  |
|-------------------------------------------------------------------|--------------------------------|---------------------|--------------------|------|-------------------------|-----|------|--|
| PARAMETER                                                         | SYMBOL CONDIT                  |                     | CONDITIONS         | MIN  | TYP                     | MAX | UNIT |  |
| System Clock                                                      | f                              | V <sub>DD</sub> =3V | On-Chip RC         |      | 256                     |     | kHz  |  |
| System Clock                                                      | f <sub>SYS1</sub>              | V <sub>DD</sub> =5V | Oscillator         |      | 256                     |     | kHz  |  |
| System Clock                                                      | f <sub>SYS2</sub>              | V <sub>DD</sub> =3V | Crystal Oscillator |      | 32.768                  |     | kHz  |  |
| System Clock                                                      | ISYS2                          | V <sub>DD</sub> =5V |                    |      | 32.768                  |     | kHz  |  |
| System Clock                                                      | f <sub>SYS3</sub>              | V <sub>DD</sub> =3V | External Clock     |      | 256                     |     | kHz  |  |
|                                                                   | 15453                          | V <sub>DD</sub> =5V | Source             |      | 256                     |     | kHz  |  |
|                                                                   |                                |                     | RC Oscillator      |      | f <sub>SYS1</sub> /1024 |     | Hz   |  |
| LCD Clock                                                         | f <sub>LCD</sub>               | Crystal O           |                    |      | f <sub>SYS2</sub> /128  |     | Hz   |  |
|                                                                   |                                |                     | Clock Source       |      | f <sub>SYS3</sub> /1024 |     | Hz   |  |
| LCD Common Period                                                 | t <sub>COM</sub>               |                     | er of COM          |      | n/f <sub>LCD</sub>      |     | S    |  |
| Serial Data Clock (WR Pin)                                        | f <sub>CLK1</sub>              | V <sub>DD</sub> =3V | Duty Cycle 50%     |      |                         | 150 | kHz  |  |
|                                                                   | ICLKI                          | V <sub>DD</sub> =5V |                    |      |                         | 300 | kHz  |  |
| Serial Data Clock (RD Pin)                                        | f <sub>CLK2</sub>              | V <sub>DD</sub> =3V | Duty Cycle 50%     |      |                         | 75  | kHz  |  |
|                                                                   |                                | V <sub>DD</sub> =5V |                    |      |                         | 150 | kHz  |  |
| Tone Frequency                                                    | f <sub>TONE</sub>              | On-Chip             | RC Oscillator      |      | 2.0 or 4.0              |     | kHz  |  |
| Serial Interface Reset Pulse<br>Width (Figure 3)                  | t <sub>cs</sub>                | CS                  |                    |      | 250                     |     | ns   |  |
|                                                                   |                                | V -2V               | Write Mode         | 3.34 |                         |     | μs   |  |
| WR, RD Input Pulse Width                                          | +                              | V <sub>DD</sub> =3V | Read Mode          | 6.67 |                         |     | μs   |  |
| (Figure 1)                                                        | t <sub>CLK</sub>               | V -5V               | Write Mode         | 1.67 |                         |     | μs   |  |
|                                                                   |                                | V <sub>DD</sub> =5V | Read Mode          | 3.34 |                         |     | μs   |  |
| Rise/Fall Time Serial Data                                        | t <sub>r</sub> ,t <sub>f</sub> | V <sub>DD</sub> =3V |                    |      | 120                     |     | ns   |  |
| Clock Width (Figure 1)                                            | Lr, Lf                         | V <sub>DD</sub> =5V |                    |      | 120                     |     | 115  |  |
| Setup Time for DATA to $\overline{WR}$ ,                          |                                | V <sub>DD</sub> =3V |                    | 400  |                         |     |      |  |
| RD Clock Width (Figure 2)                                         | t <sub>su</sub>                | V <sub>DD</sub> =5V |                    |      | 120                     |     | ns   |  |
| Hold Time for DATA to WR ,                                        |                                | V <sub>DD</sub> =3V |                    |      | 100                     |     |      |  |
| RD Clock Width (Figure 2)                                         | t <sub>h</sub>                 | V <sub>DD</sub> =5V |                    |      | 120                     |     | ns   |  |
| Setup Time for $\overline{\text{CS}}$ to $\overline{\text{WR}}$ , |                                | V <sub>DD</sub> =3V |                    |      | 100                     |     |      |  |
| RD Clock Width (Figure 3)                                         | t <sub>su1</sub>               | V <sub>DD</sub> =5V |                    |      | 100                     |     | ns   |  |
| Hold Time for $\overline{CS}$ to $\overline{WR}$ ,                | +                              | V <sub>DD</sub> =3V |                    |      | 100                     |     | 20   |  |
| RD Clock Width (Figure 3)                                         | t <sub>h1</sub>                | V <sub>DD</sub> =5V |                    |      | 100                     |     | ns   |  |





WR, RD Clock 50% - GND LAST Clock FIRST Clock





# FUNCTIONAL DESCRIPTION

### Display memory - RAM

The static display memory (RAM) is organized into 32×4 bits and stores the displayed data. The contents of the RAM are directly mapped to the contents of the LCD driver. Data in the RAM can be accessed by the READ, WRITE, and READ-MODIFY-WRITE commands. The following is a mapping from the RAM to the LCD pattern:



### System oscillator

The UTC **6621** system clock is used to generate the time base/Watchdog Timer (WDT) clock frequency, LCD driving clock, and tone frequency. The source of the clock may be from an on-chip RC oscillator (256kHz), a crystal oscillator (32.768kHz), or an external 256kHz clock by the S/W setting. The configuration of the system oscillator is as shown. After the SYS DIS command is executed, the system clock will stop and the LCD bias generator will turn off. That command is, however, available only for the on-chip RC oscillator or for the crystal oscillator. Once the system clock stops, the LCD display will become blank, and the time base/WDT lose its function as well.

The LCD OFF command is used to turn the LCD bias generator off. After the LCD bias generator switches off by issuing the LCD OFF command, using the SYS DIS command reduces power consumption, serving as a system power down command. But if the external clock source is chosen as the system clock, using the SYS DIS command can neither turn the oscillator off nor carry out the power down mode. The crystal oscillator option can be applied to connect an external frequency source of 32kHz to the OSCI pin. In this case, the system fails to enter the power down mode, similar to the case in the external 256kHz clock source operation. At the initial system power on, the UTC **6621** is at the SYS DIS state.

### Time base and Watchdog Timer (WDT)

The time base generator is comprised by an 8-stage count-up ripple counter and is designed to generate an accurate time base. The watch dog timer (WDT), on the other hand, is composed of an 8-stage time base generator along with a 2-stage count-up counter, and is designed to break the host controller or other sub-systems from abnormal states such as unknown or unwanted jump, execution errors, etc. The WDT time-out will result in the setting of an internal WDT time-out flag. The outputs of the time base generator and of the WDT time-out flag can be connected to the IRQ output by a command option. There are totally eight frequency sources available for the time base generator and the WDT clock. The frequency is calculated by the following equation.

$$f_{WDT} = \frac{32kHz}{2^n}$$



# **FUNCTIONAL DESCRIPTION(Cont.)**

where the value of n ranges from 0 to 7 by command options. The 32kHz in the above equation indicates that the source of the system frequency is derived from a crystal oscillator of 32.768kHz, an on-chip oscillator (256kHz), or an external frequency of 256kHz.

If an on-chip oscillator (256kHz) or an external 256kHz frequency is chosen as the source of the system frequency, the frequency source is by default prescaled to 32kHz by a 3-stage prescaler. Employing both the time base generator and the WDT related commands, one should be careful since the time base generator and WDT share the same 8-stage counter. For example, invoking the WDT DIS command disables the time base generator whereas executing the WDT EN command not only enables the time base generator but activates the WDT time-out flag output (connect the WDT time-out flag to the  $\overline{IRQ}$  pin). After the TIMER EN command is transferred, the WDT is disconnected from the  $\overline{IRQ}$  pin, and the output of the time base generator is connected to the  $\overline{IRQ}$  pin. The WDT can be cleared by executing the CLR WDT command, and the contents of the time base generator is cleared by executing the CLR.



| Timer and | WDT | configurations |  |
|-----------|-----|----------------|--|
|           |     | -              |  |

| Name       | Command Code | Function                                                                                                                    |
|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------|
| LCD OFF    | 1000000010X  | Turn off LCD outputs                                                                                                        |
| LCD ON     | 1000000011X  | Turn on LCD outputs                                                                                                         |
| BIAS & COM | 1000010abXcX | C=0:1/2 bias option<br>C=1:1/3 bias option<br>ab=00: 2 commons option<br>ab=01: 3 commons option<br>ab=10: 4 commons option |



# **FUNCTIONAL DESCRIPTION(Cont.)**

TIMER command. The CLR WDT or the CLR TIMER command should be executed prior to the WDT EN or the TIMER EN command respectively. Before executing the  $\overline{IRQ}$  EN command the CLR WDT or CLR TIMER command should be executed first. The CLR TIMER command has to be executed before switching from the WDT mode to the time base mode. Once the WDT time-out occurs, the  $\overline{IRQ}$  pin will stay at a logic low level until the CLR WDT or the  $\overline{IRQ}$  DIS command is issued. After the  $\overline{IRQ}$  output is disabled the  $\overline{IRQ}$  pin will remain at the floating state. The  $\overline{IRQ}$  output can be enabled or disabled by executing the  $\overline{IRQ}$  EN or the  $\overline{IRQ}$  DIS command, respectively. The  $\overline{IRQ}$  EN makes the output of the time base generator or of the WDT time-out flag appear on the  $\overline{IRQ}$  pin. The configuration of the time base generator along with the WDT are as shown. In the case of on-chip RC oscillator or crystal oscillator, the power down mode can reduce power consumption since the oscillator can be turned on or off by the corresponding system commands. At the power down mode the time base/WDT loses all its functions.

On the other hand, if an external clock is selected as the source of system frequency the SYS DIS command turns out invalid and the power down mode fails to be carried out. That is, after the external clock source is selected, the UTC **6621** will continue working until system power fails or the external clock source is removed. After the system power on, the IRQ will be disabled.

### **Tone output**

A simple tone generator is implemented in the UTC **6621**. The tone generator can output a pair of differential driving signals on the BZ and  $\overline{\text{BZ}}$ , which are used to generate a single tone. By executing the TONE4K and TONE2K commands there are two tone frequency outputs selectable. The TONE4K and TONE2K commands set the tone frequency to 4kHz and 2kHz, respectively. The tone output can be turned on or off by invoking the TONE ON or the TONE OFF command. The tone outputs, namely BZ and  $\overline{\text{BZ}}$ , are a pair of differential driving outputs used to drive a piezo buzzer. Once the system is disabled or the tone output is inhibited, the BZ and the  $\overline{\text{BZ}}$  outputs will re-main at low level.

### LCD driver

The UTC **6621** is a 128 (32×4) pattern LCD driver. It can be configured as 1/2 or 1/3 bias and 2 or 3 or 4 commons of LCD driver by the S/W configuration. This feature makes the UTC **6621** suitable for multiply LCD applications. The LCD driving clock is derived from the system clock. The value of the driving clock is always 256Hz even when it is at a 32.768kHz crystal oscillator frequency, an on-chip RC oscillator frequency, or an external frequency. The LCD corresponding commands are summarized in the table.

The bold form of 1 0 0, namely 1 0 0, indicates the command mode ID. If successive commands have been issued, the command mode ID except for the first command, will be omitted. The LCD OFF command turns the LCD display off by disabling the LCD bias generator. The LCD ON command, on the other hand, turns the LCD display on by enabling the LCD bias generator. The BIAS and COM are the LCD panel related commands. Using the LCD related commands, the UTC **6621** can be compatible with most types of LCD panels.

### Command format

The UTC **6621** can be configured by the S/W setting. There are two mode commands to configure the UTC **6621** resources and to transfer the LCD display data. The configuration mode of the UTC **6621** is called command mode, and its command mode ID is 1 0 0. The command mode consists of a system configuration command, a system frequency selection command, a LCD configuration command, a tone frequency selection command, a timer/WDT setting command, and an operating command. The data mode, on the other hand, includes READ, WRITE, and READ-MODIFY-WRITE operations. The following are the data mode IDs and the command mode ID:

| Operation         | Mode    | ID  |
|-------------------|---------|-----|
| READ              | Data    | 110 |
| WRITE             | Data    | 101 |
| READ-MODIFY-WRITE | Data    | 101 |
| COMMAND           | Command | 100 |



# **FUNCTIONAL DESCRIPTION(Cont.)**

The mode command should be issued before the data or command is transferred. If successive commands have been issued, the command mode ID, namely 1 0 0, can be omitted. While the system is operating in the non-successive command or the non-successive address data mode, the  $\overline{CS}$  pin should be set to "1" and the previous operation mode will be reset also. Once the  $\overline{CS}$  pin returns to "0" a new operation mode ID should be issued first.

# Interfacing

Only four lines are required to interface with the UTC **6621**. The  $\overline{CS}$  line is used to initialize the serial interface circuit and to terminate the communication between the host controller and the UTC **6621**. If the  $\overline{CS}$  pin is set to 1, the data and command issued between the host controller and the UTC **6621** are first disabled and then initialized. Before issuing a mode command or mode switching, a high level pulse is required to initialize the serial interface of the UTC **6621**. The DATA line is the serial data input/output line. Data to be read or written or commands to be written have to be passed through the DATA line. The  $\overline{RD}$  line is the READ clock input. Data in the RAM are clocked out on the falling edge of the  $\overline{RD}$  signal, and the clocked out data will then appear on the DATA line. It is recommended that the host controller read in correct data during the interval between the rising edge and the next falling edge of the  $\overline{RD}$  signal. The  $\overline{WR}$  line is the WRITE clock input. The data, address, and command on the DATA line are all clocked into the UTC **6621** on the rising edge of the  $\overline{WR}$  signal. There is an optional  $\overline{IRQ}$  line to be used as an interface between the host controller and the UTC **6621**. The IRQ pin can be selected as a timer output or a WDT overflow flag output by the S/W setting. The host controller can perform the time base or the WDT function by being connected with the  $\overline{IRQ}$  pin of the UTC **6621**.



6621

# TIMING DIAGRAMS

READ mode (command code: 110)



6621

Preliminary

# TIMING DIAGRAMS(Cont.)

READ-MODIFY-WRITE mode (command code: 101)



Note: It is recommended that the host controller should read in the data from the DATA line between the rising edge of the  $\overline{RD}$  line and the falling edge of the next  $\overline{RD}$  line.

# **TYPICAL APPLICATION CIRCUIT**

Host controller with an UTC 6621 display system



Note: The connection of  $\overline{IRQ}$  and  $\overline{RD}$  pin can be selected depending on the requirement of the  $\mu$ C. The voltage applied to VLCD pin must be lower than V<sub>DD</sub>.

Adjust V<sub>R</sub> to fit LCD display, at V<sub>DD</sub>=5V, V<sub>LCD</sub>=4V, VR=15kw  $\pm$  20%.

Adjust R (external pull-high resistance) to fit user's time base clock.

UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice.

